



UC Berkeley Teaching Professor Lisa Yan

# CS61C

Great Ideas
in
Computer Architecture
(a.k.a. Machine Structures)



UC Berkeley Lecturer Justin Yokota

Town Hall,

- Caches III: Direct Mapped '
- Wozniak Lounge
  (tomorrow!)

  Data4All Kickoff event!

  RSVP by today. EdStem

  post #824 [link]

**EECS/CS Undergraduate** 

Thursday April 11 4-5pm,







### Warming up the Fully Associative Cache

[review]

- Suppose the cache starts cold.
- 1. Load byte 0x43F 0x10F, 0x3
- 2. Load byte 0x5E2 0x178,0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178,0x0 0101 1110 0000
  - a. Cache hit! Tag 0x178 is valid!
  - b. Read byte at 0x0 **offset** and return to processor.

| Val | Tag   | Data |     |     |     |  |  |
|-----|-------|------|-----|-----|-----|--|--|
| id  | Tag   | 11   | 10  | 01  | 00  |  |  |
| 1   | 0x10F | •••  | ••• | ••• | ••• |  |  |
| 1   | 0x178 | •••  | ••• | ••• |     |  |  |
| 1   | 0x209 | •••  | ••• | ••• | ••• |  |  |
| 0   | •••   | •••  | ••• | ••• | ••• |  |  |



No access to main memory occurs on a **cache hit**.







#### **Cache Terminology**

- Cache line (i.e., cache) block
  - The smallest unit of memory that can be transferred between the main memory and the cache.
  - Each line has its own entry in the cache.
  - Line size/block size: The number of bytes in each cache line.
- When we bring data from the main memory into the cache, it is done in the granularity of a cache line (or cache block).
  - Typically cache lines are 64 bytes.
  - Cache blocks (cache lines) helps us take advantage of spatial locality.

#### Capacity:

- The total number of data bytes that can be stored in a cache.
- For fully associative cache, capacity = # lines \* line size.







#### **Hardware: Fully Associative Cache**

A Fully Associative Cache must compare tags in parallel:



Need hardware comparator for every single entry! Sometimes infeasible; e.g., 1MB cache w/ 16B entries  $\rightarrow 2^{20}/2^4 = 2^{16} = 16$ K comparators.





# Agenda

# Block Replacement Policies

- Block Replacement Policies
- Write Policies
- Direct Mapped Cache
- Types of Misses







# A Warmed up Cache Still Can Miss

- Suppose the cache starts cold.
- 1. Load byte 0x43F 0x10F, 0x3
- 2. Load byte 0x5E2 0x178, 0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178, 0x0
- 5. Load word 0x524 0x149, 0x0

Fills up the cache

| Val | Tag   |     | Da  | ta  |     |
|-----|-------|-----|-----|-----|-----|
| id  | id    | 11  | 10  | 01  | 00  |
| 1   | 0x10F | ••• | ••• | ••• | ••• |
| 1   | 0x178 | ••• | ••• | ••• | ••• |
| 1   | 0x209 | ••• | ••• | ••• | ••• |
| 1   | 0x149 | ••• | ••• | ••• | ••• |







#### A Warmed up Cache Still Can Miss

- By the end of instr 5, cache is now warm.
- 1. Load byte 0x43F 0x10F, 0x3
- 2. Load byte 0x5E2 0x178,0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178,0x0
- 5. Load word 0x524 0x149, 0x0
- 6. Load byte 0x972



Cache miss!

| Val | Tag   |     | Da  | ta  |     |
|-----|-------|-----|-----|-----|-----|
| id  | Tag   | 11  | 10  | 01  | 00  |
| 1   | 0x10F | ••• | ••• | ••• | ••• |
| 1   | 0x178 | ••• | ••• | ••• | ••• |
| 1   | 0x209 | ••• | ••• | ••• | ••• |
| 1   | 0x149 | ••• | ••• | ••• | ••• |

When the FA cache **reaches capacity**, we can still miss.

Therefore we also need a
policy for **block replacement**!







# **Block Replacement Policies (i.e., Eviction)**

- Least Recently Used (LRU)
  - Replace the entry that has not been used for the longest time, i.e., has the oldest previous access.
    - Pro: temporal locality!
      - recent past use implies likely future use
      - This is a very effective policy
    - Con: Complicated hardware to keep track of access history → performance hit







#### Fully Associative Cache with LRU policy

By the end of instr 5, cache is now warm.

| 1. Load byte 0x43F 0x10F,0x | 1. | Load b | vte | 0x43F | 0x10F,0x |
|-----------------------------|----|--------|-----|-------|----------|
|-----------------------------|----|--------|-----|-------|----------|

- 2. Load byte 0x5E2 0x178,0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178, 0x0
- 5. Load word 0x524 0x149, 0x0
- 6. Load byte 0x972

| 1001 | 0111 |                  |
|------|------|------------------|
|      | tag  | صارتہا<br>offset |
| 0    | x25C | 0x2              |

Suppose that LRU = 0 means **most** recently used, and 3 means **least** recently used.

After the end of instruction 5, what are the LRU tags on each row?

| Val       | LRU | Τοσ   |     | Da  | ta  |     |
|-----------|-----|-------|-----|-----|-----|-----|
| Val<br>id |     | Tag   | 11  | 10  | 01  | 00  |
| 1         |     | 0x10F | ••• | ••• | ••• | ••• |
| 1         |     | 0x178 | ••• | ••• | ••• | ••• |
| 1         |     | 0x209 | ••• | ••• | ••• | ••• |
| 1         |     | 0x149 | ••• | ••• | ••• | ••• |







#### At the end of instruction 5, what are the LRU tags on each row?







#### Fully Associative Cache with LRU policy

By the end of instr 5, cache is now warm.

| 1. Load byte 0x43F 0x10F, 6 |
|-----------------------------|
|-----------------------------|

- Load byte 0x5E2
- Load word 0x824

- Load word 0x524 0x149,0x0
- Load byte 0x972

| 1001       | 0111 | 0010   |
|------------|------|--------|
|            | tag  | offset |
| <b>0</b> 2 | x25C | 0x2    |

Suppose that LRU = 0 means most recently used, and 3 means least recently used. After the end of instruction 5, what are the LRU tags on each row?







#### Fully Associative Cache with LRU policy

By the end of instr 5, cache is now warm.

| 1. Load byte 0x43F 0x10F.6 | 8x6 |
|----------------------------|-----|
|----------------------------|-----|

- 2. Load byte 0x5E2 0x178,0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178,0x0
- 5. Load word 0x524 0x149, 0x0
- 6. Load byte 0x972 0x25C, 0x2
- a. Cache miss! Tag 0x25C is not valid.

- Suppose our cache uses LRU (Least Recently Used).
- b. Replace according to block replacement policy.

  Load into cache the 4-byte block from 0x970 to 0x973. Mark valid bit. Update block replacement policy fields.
- c. Read byte at 0x2 offset and return to processor.







# Block Replacement Policies (i.e., Eviction)

- Least Recently Used (LRU)
  - Replace the entry that has not been used for the longest time, i.e., has the oldest previous access.
    - Pro: temporal locality!
      - recent past use implies likely future use
      - This is a very effective policy
    - Con: Complicated hardware to keep track of access history → performance hit
- Most Recently Used (MRU)
  - Replace the entry that has the newest previous access.
- First In, First Out (FIFO)
  - Replace the oldest block in the set (queue).
- Last In, First Out (LIFO)
  - Replace the newest block in the set (stack).
- Random Works surprisingly okay (when given a low temporal locality workload)

temporal locality, but the last three are used more commonly in practice.

Reasonable approximations to LRU and MRU without adding too much excess hardware.

Note both ignore order of accesses after (before) the first (last) access.





# Write Policies

- Block Replacement Policies
- Write Policies
- Direct Mapped Cache
- Types of Misses







#### What about Stores?

By the end of instr 5, cache is now warm.

|  | 1. | Load b | vte 02 | x43F | 0x10F | .0x3 |
|--|----|--------|--------|------|-------|------|
|--|----|--------|--------|------|-------|------|

- 2. Load byte 0x5E2 0x178,0x2
- 3. Load word 0x824 0x209, 0x0
- 4. Load word 0x5E0 0x178,0x0
- 5. Load word 0x524 0x149, 0x0
- 6. Load byte 0x972 0x25C, 0x2
- 7. Store byte 0x524 0x149,0x0

Cache hit!...and then?

| Val | LRU  | Tag   |     | Da  | ta  |     |
|-----|------|-------|-----|-----|-----|-----|
| id  | LIVO | Tag   | 11  | 10  | 01  | 00  |
| 1   | 0    | 0x25C | ••• | ••• | ••• | ••• |
| 1   | 2    | 0x178 | ••• | ••• | ••• | ••• |
| 1   | 3    | 0x209 | ••• | ••• | ••• | ••• |
| 1   | 1    | 0x149 | ••• | ••• | ••• | ••• |

How do we handle stores?







# Write-through vs. Write-back Policies

- Store instructions write to memory, which changes values.
- Hardware needs to ensure that cache and memory have consistent information.
- Write-through:
  - Write to the cache and memory at the same time.
  - (writes to memory take longer)





0x149,0x0



#### Write-through vs. Write-back Policies

- Store instructions write to memory, which changes values.
- Hardware needs to ensure that cache and memory have consistent information.
- Write-through:
  - Write to the cache and memory at the same time.
  - (writes to memory take longer)

#### Write-back:

- Write data in cache and set a dirty bit to 1.
- When this block gets evicted from the cache (and "back" to memory), write to memory.

| Val | Dir | LRU  | Tag   |     | Da  | ta  |     |
|-----|-----|------|-------|-----|-----|-----|-----|
| id  | ty  | LINO | Tug   | 11  | 10  | 01  | 00  |
| 1   | 0   | 1    | 0x25C | ••• | ••• | ••• | ••• |
| 1   | 0   | 2    | 0x178 | ••• | ••• | ••• | ••• |
| 1   | 0   | 3    | 0x209 | ••• | ••• | ••• | ••• |
| 1   | 1   | 0    | 0x149 | ••• | ••• | ••• | ••• |

#### Cache hit w/write-back:

Store byte 0x524

update data within cache block, and only write back to memory when this block is evicted.

Write-back policies require an additional dirty bit field.







### Fully Associative Cache w/ LRU, Write-Back

Note: LRU also updates for all blocks on writes as well!! Because you are "using" blocks.
[LRU column fixed post-class]

| Val | Dir | LRU  | Tag          |     | Da   | ta    |     |
|-----|-----|------|--------------|-----|------|-------|-----|
| id  | ty  | LIVO | Tag          | 11  | 10   | 01    | 00  |
| 1   | 0   | 1    | 0x25C        | ••• | •••  | •••   | ••• |
| 1   | 0   | 2    | 0x178        | ••• | •••  | •••   | ••• |
| 1   | 0   | 3    | 0x209        | ••• | •••  | •••   | ••• |
| 1   | 1   | 0    | 0x149        | ••• | •••  | •••   | ••• |
|     | 1   | Stor | e byte 0x524 |     | 0x14 | 9,0xe | )   |

#### Write-back:

- Write data in cache and set a dirty bit to 1.
- When this block gets evicted from the cache (and "back" to memory), write to memory.

#### Cache hit w/write-back:

update data within cache block, and only write back to memory when this block is evicted.







#### Write-through vs. Write-back Policies

- Store instructions write to memory, which changes values.
- Hardware needs to ensure that cache and memory have consistent information.

#### Write-through:

- Write to the cache and memory at the same time.
- (writes to memory take longer)

Very simple to implement

#### Write-back:

- Write data in cache and set a dirty bit to 1.
- When this block gets evicted from the cache (and "back" to memory), write to memory.

(typically) lower traffic to memory, because you likely write multiple times before evicting from cache







# Agenda

# Direct Mapped Cache

- Block Replacement Policies
- Write Policies
- Direct Mapped Cache
- Types of Misses







# Cache Design: Placement Policies

Fully Associative

Cache

Put a new block anywhere

Fully associative caches need expensive hardware.

Set-Associative Cache

(out of scope)

Direct
Mapped
Cache

Put a new block in one specific place

(up next)







#### **Direct Mapped Cache**

- Placement policy: Each memory address is associated with exactly one possible block in the cache.
  - To check for existence in the cache, we only need to look in a single location in the cache.

| Val | Dir | Tag |     | Da  | ta  |     |
|-----|-----|-----|-----|-----|-----|-----|
| id  | ty  | Tag | 11  | 10  | 01  | 00  |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |

How do we ensure this?

























Different addresses, get same block index but different tags.

4B Direct Mapped Cache (block size 1B)

Ox Ob

- Block starting @ 0 maps to index 0.
- Block starting @ 4 maps to index 0.
- Block starting @ 8 maps to index 0.
- Block starting @ C maps to index 0.
- etc.











**8B** Direct Mapped Cache (block size **2B**)



| 0x | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D | 1E | 1F |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |







**8B** Direct Mapped Cache (block size **2B**)



- Block starting @ 0 maps to index 0.
- Block starting @ 8 maps to index 0.
- Block starting @ 10 maps to index 0.
- Block starting @ 18 maps to index 0.
- etc.

Different addresses, get same block index but different tags.

| 0x | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D | 1E | 1F |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |





0b





**8B** Direct Mapped Cache (block size **2B**)









#### **Direct Mapped Cache**

- Placement policy: Each memory address is associated with exactly one possible block in the cache.
  - To check for existence in the cache, we only need to look in a single location in the cache.

| Full     | 31 | 0 |
|----------|----|---|
| address: |    |   |

| Val | Dir | Tag |     | Da  | ta  |     |
|-----|-----|-----|-----|-----|-----|-----|
| id  | ty  | Tag | 11  | 10  | 01  | 00  |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |
| ••• | ••• | ••• | ••• | ••• | ••• | ••• |

tag index offset

tag to check if index to byte offset

have correct block select block within block

In direct mapped caches, split address to also get **index** of cache block to directly map to.









**8B** Direct Mapped Cache (block size **2B**)



- Block starting @ 0 maps to index 0. Tag 00
- Block starting @ 8 maps to index 0. Tag 01
- Block starting @ 10 maps to index 0. Tag 10
- Block starting @ 18 maps to index 0. Tag 11

1 100x

Different addresses, get same block index but different tags.

| 0x | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D | 1E | 1F |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |





0b

0b



#### Fill in the blank



D.

Suppose we have the following direct mapped cache, for 12b addresses. A.

For a 12b address, how many bits

- 4

4

4

- 8
- 10 16
- Other

[activity

slide]

- 1. What is the block size / line size, in bytes?
- 2. What is the capacity, in bytes?

is the byte offset?

is the tag?

2

2

- 8
- 10

10

16

16

Other

Other

- For a 12b address, how many bits is the index?
  - For a 12b address, how many bits

4

4

8

8

8

10

10

- Other 16
- Other 16

32-Caches-III-Direct Mapped (31)



| CS<br>610 | Fill in the blank                                                |   | Val Dir<br>Val Dir<br>Val Dir<br>id ty | Tag<br>RU Tag<br> | 11 10<br>11 10<br> | 01 00<br>01 00<br> | [activity slide] |
|-----------|------------------------------------------------------------------|---|----------------------------------------|-------------------|--------------------|--------------------|------------------|
|           | ippose we have the following dir apped cache, for 12b addresses. |   | B.                                     | <br>C.            | <br>D.             | <br><br>E.         | F.               |
| 1.        | What is the block size / line size, in bytes?                    | 2 | 4                                      | 8                 | 10                 | 16                 | Other            |
| 2.        | What is the capacity, in bytes?                                  | 2 | 4                                      | 8                 | 10                 | 16                 | Other            |
| 3.        | For a 12b address, how many bits is the byte offset?             | 2 | 4                                      | 8                 | 10                 | 16                 | Other            |
| 4.        | For a 12b address, how many bits is the index?                   | 2 | 4                                      | 8                 | 10                 | 16                 | Other            |
| 5.        | For a 12b address, how many bits                                 | 2 | 4                                      | 8                 | 10                 | 16                 | Other            |



### Terminology, Part 1 (for 12b addresses!)

- Cache block/line: A single entry in the cache
- Block size / line size: # bytes per cache block
   4 bytes
- 2. Capacity  $4 \times 4 \text{ bytes} = 16 \text{ bytes}$ 
  - Total # data bytes that can be stored in a cache
- 3. Offset  $log_2(block size) = 2 bits$ 
  - Identifies byte offset of data stored within a given cache block
- 4. Index  $log_2(\# lines) = 2 bits$ 
  - Selects block

Rerbelocks

- 5. Tag # address bits # offset bits # index bits = 8 bits
  - Identifies (checks) if given cache block is correct







#### **Direct Mapped Example**





Cache Miss => bring in entire line







#### **Hardware: Direct Mapped Cache**



4B blocks, 4KB data

Much simpler than Fully Associative! Just check one tag.





# Types of Misses

- Block Replacement Policies
- Write Policies
- Direct Mapped Cache
- Types of Misses







#### Direct Mapped: What is Possible?

- What policies can be implemented for a direct-mapped cache? Select all that apply.
- Block Replacement (Eviction)
   Policy
  - A. Least Recently Used
  - B. Most Recently Used
  - C. FIFO
  - D. Random
  - E. None of the above

- 2. Write-Back Policy
  - A. Write-through (memory access per write)
  - B. Write-back(dirty bit and write on eviction)





#### What policies can be implemented for a direct-mapped cache? Select all that apply.

| Replacement: LRU               |    |
|--------------------------------|----|
|                                | 0% |
| Replacement: MRU               |    |
|                                | 0% |
| Replacement: FIFO              |    |
|                                | 0% |
| Replacement: Random            |    |
|                                | 0% |
| Replacement: None of the above |    |
|                                | 0% |
| Write: Write-through           |    |
|                                | 0% |
| Write: Write-back              |    |
|                                | 0% |
|                                |    |



#### **Direct Mapped: What is Possible?**

- What policies can be implemented for a direct-mapped cache?
   Select all that apply.
- Block Replacement (Eviction)
   Policy
  - A. Least Recently Used
  - B. Most Recently Used
  - C. FIFO
  - D. Random
  - E. None of the above

In direct mapped caches, there is only ever one block to evict—the existing block with matching index.

- 2. Write Policy
  - A. Write-through
    - (memory access per write)
  - B. Write-back
    (dirty bit and write to memory on eviction)







#### Types of Misses

#### Compulsory Miss

 Caused by the first access to a block that has never been in the cache

#### Capacity Miss

- Caused when the cache cannot contain all the blocks needed during the execution of a program
- Occur when blocks were in the cache, replaced, and later retrieved

#### Conflict Miss

 Multiple blocks compete for the same location in the cache, even when the cache has not reached full capacity.







#### Types of Misses

#### Compulsory Miss

 Caused by the first access to a block that has never been in the cache

#### Capacity Miss

- Caused when the cache cannot contain all the blocks needed during the execution of a program
- Occur when blocks were in the cache, replaced, and later retrieved

#### Conflict Miss

 Multiple blocks compete for the same location in the cache, even when the cache has not reached full capacity. Which types of misses can occur for Fully Associative caches (FA)? For Direct Mapped caches (DM)? Select all that apply.

- A. Compulsory
- B. Capacity
- C. Conflict
- D. None of the above
- E. All of the above





# Which types of misses can occur for Fully Associative caches (FA)? For Direct Mapped caches (DM)? Select all that apply.

| FA: Compulsory        |    |
|-----------------------|----|
|                       | 0% |
| FA: Capacity          |    |
|                       | 0% |
| FA: Conflict          |    |
|                       | 0% |
| FA: None of the above |    |
|                       | 0% |
| DM: Compulsory        |    |
|                       | 0% |
| DM: Capacity          |    |
|                       | 0% |
| DM: Conflict          |    |
|                       | 0% |
| DM: None of the above |    |
|                       | 0% |
|                       |    |



#### **Types of Misses**

- Compulsory Miss
  - Caused by the first access to a block that has never been in the cache
- Capacity Miss
  - Caused when the cache cannot contain all the blocks needed during the execution of a program
  - Occur when blocks were in the cache, replaced, and later retrieved
- Conflict Miss
  - Multiple blocks compete for the same location in the cache, even when the cache has not reached full capacity.
  - Occurs in direct mapped caches, as well as in (out of scope) set associative caches.
  - Misses of this type would not occur in a fully associative cache with similar specs.







### **Summary: Cache Comparisons**

- Fully Associative
  - A specific line of data can be stored in any line of the cache.
  - No index.
  - Need to choose replacement policy.
  - Need to choose write policy.

- Direct Mapped
  - A specific line of data can only be stored in one index of the cache.
  - Has index.
  - If the line you want to store the data in is occupied, you kick out that line.
  - Need to choose write policy.



